

## FIFTH SEMESTER EXAMINATION-2012 COMPUTER ORGANIZATION & ARCHITECTURE [ CS 505 ]

Full Marks: 60

Time: 3 Hours

Answer any SIX questions including Question No.1 which is compulsory.

The figures in the margin indicate full marks.

Candidates are required to give their answers in their own words as far as practicable and all parts of a question should be answered at one place only.

- 1. a) The memory unit of a computer has 256K words of [2 × 10 32bits each. The computer has an instruction with four fields: an operation code field, a mode field to specify one of seven addressing modes, a register address field to specify one of 60 processor registers, and a memory address. Specify the number of bits in each field, if an instruction is stored in one memory word.
  - b) What is the function of following registers:

## MAR, IR, PC, Y

- c) Differentiate between the *little endian* and the *big* endian address assignment schemes.
- d) Differentiate between DRAM and SRAM.
- e) What is the vectored interrupt technique of performing I/O operation?
- f) State how isolated I/O is different from memory mapped I/O.

g) Explain the importance of valid bit associated with cache memory. h) Represent 9.25 in IEEE single precision format. i) How many memory references are required for fetching and executing each of the following instructions? [Here the 2<sup>nd</sup> operand is the destination.] (a) ADD NUM, R, (b) SUB -(R<sub>1</sub>), R<sub>2</sub> j) State how tightly coupled multiprocessors differ from the loosely coupled. Explain, giving examples, different types of instructions 2. [8 depending on (i) the number of operands and (ii) types of operations 3. a) Discuss the concept and utility of the Virtual Memory [4 system. Explain the technique of virtual address to physical address translation with proper block diagram. b) What are the write policies of cache memory? Explain. [4 In a cache organization if the cache memory has an access time of 8nsec and hit rate as 0.98, then find out Average Memory Access time (AMAT) for the whole arrangement. Assume the access time for the main memory is 10msec.

4. a) Explain the 3-bus architecture inside CPU with suitable example. Write the control signals for the following instructions.

MUL (R<sub>1</sub>),#15

// (R1) ← (R1)\*15

14

| [4  |
|-----|
| [4  |
| [4  |
|     |
| [4  |
| [4  |
| [4  |
|     |
| 4×2 |
|     |

XXXXX

(3)